64K Commercial X2864A 8192 x 8 Bit ## **Electrically Erasable PROM** ## **FEATURES** - 250 ns Access Time - Fast Write Cycle Times - -16-Byte Page Write Operation - -Byte or Page Write Cycle: 5 ms Typical - -- Complete Memory Rewrite: 2.6 Sec. Typical - —Effective Byte Write Cycle Time of 300 $\mu$ s Typical - DATA Polling - -Allows User to Minimize Write Cycle Time - High Reliability - -Endurance: 10.000 Writes Per Byte - -Data Retention: 100 Years - Simple Byte and Page Write - -Single TTL Level WE Signal - -Internally Latched Address and Data - -Automatic Write Timing - JEDEC Approved Byte-Wide Pinout ## DESCRIPTION The Xicor X2864A is a 8K x 8 E<sup>2</sup>PROM, fabricated with the same reliable N-channel floating gate MOS technology used in all Xicor 5V programmable nonvolatile memories. The X2864A features the JEDEC approved pinout for byte-wide memories, compatible with industry standard RAMs, ROMs and EPROMs. The X2864A supports a 16-byte page write operation, effectively providing a 300 μs/byte write and enabling the entire memory to be written in less than 2.6 seconds. The X2864A also features DATA Polling, a system software support scheme used to indicate the early completion of a write cycle. Xicor E<sup>2</sup>PROMs are designed and tested for applications requiring extended endurance and data retention. Endurance is specified as 10,000 cycles per byte minimum and data retention is specified as 100 years minimum. Refer to Xicor reliability reports RR-520 and RR-515 for details of endurance and data retention characteristics. ## PIN CONFIGURATIONS ## **PIN NAMES** | A <sub>0</sub> -A <sub>12</sub><br>!/O <sub>0</sub> -I/O <sub>7</sub><br>WE<br>CE<br>OE | Address Inputs Data Input/Output Write Enable Chip Enable Output Enable | |-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------| | V <sub>CC</sub><br>V <sub>SS</sub><br>NC | + 5V<br>Ground<br>No Connect | ## **FUNCTIONAL DIAGRAM** 0070-3 ### **ABSOLUTE MAXIMUM RATINGS\*** | Temperature Under Bias | | |---------------------------------------------|-------| | X2864A 10°C to + | 85°C | | X2864AI65°C to + | 135°C | | Storage Temperature65°C to + | 150°C | | Voltage on any Pin with | | | Respect to Ground | + 7V | | D.C. Output Current | 5 mA | | Lead Temperature | | | Lead Temperature<br>(Soldering, 10 Seconds) | 300°C | ### \*COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and the functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## D.C. OPERATING CHARACTERISTICS X2864A $T_A=0^{\circ}C$ to $+70^{\circ}C$ , $V_{CC}=+5V\pm5\%$ , unless otherwise specified. X2864AI $T_A=-40^{\circ}C$ to $+85^{\circ}C$ , $V_{CC}=+5V\pm10\%$ , unless otherwise specified. | Symbol | Parameter | X286 | 4A Limits | X286 | 4Al Limits | Units | Test Conditions | |---------------------|-----------------------------------|------|-----------------------|------|-----------------------|--------|-------------------------------------------------------------------------------------------| | Symbol | raiailletei | Min. | Max. | Min. | Max. | Oilles | rest Conditions | | Icc | V <sub>CC</sub> Current (Active) | | 140 | | 140 | mA | CE = OE = V <sub>IL</sub> All I/O's = Open Other Inputs = V <sub>CC</sub> | | I <sub>SB</sub> | V <sub>CC</sub> Current (Standby) | | 60 | | 70 | mA | $\overline{CE} = V_{IH}, \overline{OE} = V_{IL}$ All I/O's = Open Other Inputs = $V_{CC}$ | | I <sub>L</sub> | Input Leakage Current | | 10 | | 10 | μΑ | $V_{IN} = GND \text{ to } V_{CC}$ | | ILO | Output Leakage Current | | 10 | | 10 | μΑ | $V_{OUT} = GND \text{ to } V_{CC}, \overline{CE} = V_{IH}$ | | V <sub>IL</sub> (3) | Input Low Voltage | -1.0 | 0.8 | 1.0 | 0.8 | V | | | V <sub>IH</sub> (3) | Input High Voltage | 2.0 | V <sub>CC</sub> + 0.5 | 2.0 | V <sub>CC</sub> + 1.0 | V | | | VoL | Output Low Voltage | | 0.4 | | 0.4 | ٧ | I <sub>OL</sub> = 2.1 mA | | V <sub>OH</sub> | Output High Voltage | 2.4 | | 2.4 | | V | $I_{OH} = -400 \mu\text{A}$ | ### TYPICAL POWER-UP TIMING | Symbol | Parameter | Тур.(1) | Units | |----------------------|-----------------------------|---------|-------| | t <sub>PUR</sub> (2) | Power-Up to Read Operation | 1 | ms | | t <sub>PUW</sub> (2) | Power-Up to Write Operation | 5 | ms | ## CAPACITANCE $T_A = 25$ °C, f = 1.0 MHz, $V_{CC} = 5V$ | | 7 | | | | |----------------------|--------------------------|------|-------|----------------| | Symbol | Test | Max. | Units | Conditions | | C <sub>I/O</sub> (2) | Input/Output Capacitance | 10 | pF | $V_{I/O} = 0V$ | | C <sub>IN</sub> (2) | Input Capacitance | 6 | pF | $V_{IN} = 0V$ | ## A.C. CONDITIONS OF TEST | Input Pulse Levels | 0V to 3.0V | |-----------------------------------|----------------------------------------| | Input Rise and Fall Times | 10 ns | | Input and Output<br>Timing Levels | 1.5V | | Output Load | 1 TTL Gate and C <sub>L</sub> = 100 pF | ## MODE SELECTION | CE | ŌĒ | WE | Mode | 1/0 | Power | |----|----|----|------------------------------|------------------|---------| | L | L | Н | Read | D <sub>OUT</sub> | Active | | L | Н | L | Write | D <sub>IN</sub> | Active | | Н | X | Х | Standby and<br>Write Inhibit | High Z | Standby | | X | L | X | Write Inhibit | _ | _ | | X | Х | Н | Write Inhibit | | | - **Notes:** (1) Typical values are for $T_A = 25^{\circ}C$ and nominal supply voltage. - (2) This parameter is periodically sampled and not 100% tested. - (3) VIL min. and VIH max. are for reference only and are not tested. ## **ENDURANCE AND DATA RETENTION** | Parameter | Min. | Max. | Units | Conditions | |----------------|--------|------|-------------|---------------------------------| | Endurance | 10,000 | | Cycles/Byte | Xicor Reliability Report RR-520 | | Data Retention | 100 | | Years | Xicor Reliability Report RR-515 | ## A.C. CHARACTERISTICS X2864A T<sub>A</sub> = 0°C to +70°C, V<sub>CC</sub> = +5V $\pm$ 5%, unless otherwise specified. X2864Al T<sub>A</sub> = -40°C to +85°C, V<sub>CC</sub> = +5V $\pm$ 10%, unless otherwise specified. ## **Read Cycle Limits** | Symbol | Parameter | | 4A-25<br>4AI-25 | | 864A<br>864AI | | 4A-35<br>4AI-35 | | 4A-45<br>4AI-45 | Units | |----------------------|------------------------------------|------|-----------------|------|---------------|------|-----------------|------|-----------------|-------| | Symbol | raiametei | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Ointa | | t <sub>RC</sub> | Read Cycle Time | 250 | | 300 | | 350 | | 450 | | ns | | t <sub>CE</sub> | Chip Enable Access Time | | 250 | | 300 | | 350 | | 450 | ns | | t <sub>AA</sub> | Address Access Time | | 250 | | 300 | | 350 | | 450 | ns | | toE | Output Enable Access Time | | 100 | | 100 | | 100 | | 100 | ns | | t <sub>LZ</sub> (4) | Chip Enable to Output in Low Z | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>HZ</sub> (4) | Chip Disable to Output in High Z | 10 | 60 | 10 | 80 | 10 | 80 | 10 | 100 | ns | | toLZ <sup>(4)</sup> | Output Enable to Output in Low Z | 10 | | 10 | | 10 | | 10 | | ns | | t <sub>OHZ</sub> (4) | Output Disable to Output in High Z | 10 | 60 | 10 | 80 | 10 | 80 | 10 | 100 | ns | | tон | Output Hold from Address Change | 10 | | 10 | | 10 | | 10 | | ns | ## **Read Cycle** Note: (4) t<sub>HZ</sub> max. and t<sub>OHZ</sub> max. are measured from the point when $\overline{CE}$ or $\overline{OE}$ return high (whichever occurs first) to the time when the outputs are no longer driven, t<sub>HZ</sub> min., t<sub>OHZ</sub> min., t<sub>LZ</sub> min. and t<sub>OLZ</sub> min. are periodically sampled and are not 100% tested. ## **Write Cycle Limits** | Symbol | Parameter | Min. | Max. | Units | |---------------------|---------------------|------|------|-------| | t <sub>WC</sub> (5) | Write Cycle Time | | 10 | ms | | t <sub>AS</sub> | Address Setup Time | 10 | | ns | | t <sub>AH</sub> | Address Hold Time | 200 | | ns | | t <sub>CS</sub> | Write Setup Time | 0 | | ns | | t <sub>CH</sub> | Write Hold Time | 0 | | ns | | t <sub>CW</sub> | CE Pulse Width | 150 | | ns | | t <sub>OES</sub> | OE High Setup Time | 10 | | ns | | t <sub>OEH</sub> | OE High Hold Time | 10 | | ns | | t <sub>WP</sub> | WE Pulse Width | 150 | | ns | | t <sub>WPH</sub> | WE High Recovery | 50 | | ns | | t <sub>DV</sub> | Data Valid | | 300 | ns | | t <sub>DS</sub> | Data Setup | 100 | | ns | | t <sub>DH</sub> | Data Hold | 20 | | ns | | t <sub>DW</sub> | Delay to Next Write | 500 | | μs | | t <sub>BLC</sub> | Byte Load Cycle | 3 | 40 | μs | ## **WE** Controlled Write Cycle Note: (5) $t_{WC}$ is the minimum cycle time to be allowed from the system perspective unless polling techniques are used. It is the maximum time the device requires to automatically complete the internal write operation. ## **CE** Controlled Write Cycle ## Page Mode Write Cycle Notes: (6) Between successive byte writes within a page write operation, $\overline{\text{OE}}$ can be strobed LOW: e.g. this can be done with $\overline{\text{CE}}$ and $\overline{\text{WE}}$ HIGH to fetch data from another memory device within the system for the next write; or with $\overline{\text{WE}}$ HIGH and $\overline{\text{CE}}$ LOW effectively performing a polling operation. <sup>(7)</sup> The timings shown above are unique to page write operations. Individual byte load operations within the page write must conform to either the CE or WE controlled write cycle timing. ## DATA Polling Timing Diagram(8) Note: (8) A polling operation by definition is a read cycle and therefore subject to read cycle timings. ### PIN DESCRIPTIONS ## Addresses (A<sub>0</sub>-A<sub>12</sub>) The Address inputs select an 8-bit memory location during a read or write operation. ## Chip Enable (CE) The Chip Enable input must be LOW to enable all read/write operations. When $\overline{\text{CE}}$ is HIGH, power consumption is reduced. ## Output Enable (OE) The Output Enable input controls the data output buffers and is used to initiate read operations. ## Data In/Data Out (I/O<sub>0</sub>-I/O<sub>7</sub>) Data is written to or read from the X2864A through the I/O pins. ## Write Enable (WE) The Write Enable input controls the writing of data to the X2864A. ### **DEVICE OPERATION** ### Read Read operations are initiated by both $\overline{OE}$ and $\overline{CE}$ LOW. The read operation is terminated by either $\overline{CE}$ or $\overline{OE}$ returning HIGH. This 2-line control architecture eliminates bus contention in a system environment. The data bus will be in a high impedance state when either $\overline{OE}$ or $\overline{CE}$ is HIGH. ## Write Write operations are initiated when both $\overline{CE}$ and $\overline{WE}$ are LOW and $\overline{OE}$ is HIGH. The X2864A supports both a $\overline{CE}$ and $\overline{WE}$ controlled write cycle. That is, the address is latched by the falling edge of either $\overline{CE}$ or $\overline{WE}$ , whichever occurs last. Similarly, the data is latched internally by the rising edge of either $\overline{CE}$ or $\overline{WE}$ , whichever occurs first. A byte write operation, once initiated, will automatically continue to completion, typically within 5 ms. ## Page Write Operation The page write feature of the X2864A allows the entire memory to be written in 2.6 seconds. Page write allows two to sixteen bytes of data to be consecutively written to the X2864A prior to the commencement of the internal programming cycle. The destination addresses for a page write operation must reside on the same page; that is, A<sub>4</sub> through A<sub>12</sub> must not change. The page write mode can be entered during any write operation. Following the initial byte write cycle, the host can write an additional one to fifteen bytes in the same manner as the first byte was written. Each successive byte write cycle must begin within 20 $\mu s$ of the falling edge of $\overline{WE}$ of the preceding cycle. If a subsequent $\overline{WE}$ HIGH to LOW transition is not detected within 20 $\mu s$ the internal automatic programming cycle will commence. ## **DATA** Polling The X2864A features $\overline{\text{DATA}}$ Polling as a method to indicate to the host system that the byte write or page write cycle has completed. $\overline{\text{DATA}}$ Polling allows a simple bit test operation to determine the status of the X2864A, eliminating additional interrupt inputs or external hardware. During the internal programming cycle, any attempt to read the last byte written will produce the complement of that data on $1/O_7$ (i.e., write data = 0xxx xxxx, read data = 1xxx xxxx). Once the programming cycle is complete, $1/O_7$ will reflect true data. ## WRITE PROTECTION There are three features that protect the nonvolatile data from inadvertent writes - Noise Protection—A WE pulse of less than 20 ns will not initiate a write cycle. - V<sub>CC</sub> Sense—All functions are inhibited when V<sub>CC</sub> is ≤ 3V, typically. - Write Inhibit—Holding either OE LOW, WE HIGH or CE HIGH during power-on and power-off, will inhibit inadvertent writes. ### SYSTEM CONSIDERATIONS Because the X2864A is frequently used in large memory arrays it is provided with a two line control architecture for both read and write operations. Proper usage can provide the lowest possible power dissipation and eliminate the possibility of contention where multiple I/O pins share the same bus. To gain the most benefit it is recommended that $\overline{CE}$ be decoded from the address bus and be used as the primary device selection input. Both $\overline{OE}$ and $\overline{WE}$ would then be common among all devices in the array. For a read operation this assures that all deselected devices are in their standby mode and that only the selected device(s) is outputting data on the bus. Because the X2864A has two power modes, standby and active, proper decoupling of the memory array is of prime concern. Enabling $\widehat{\text{CE}}$ will cause transient current spikes. The magnitude of these spikes is dependent on the output capacitive loading of the I/Os. Therefore, the larger the array sharing a common bus, the larger the transient spikes. The voltage peaks associated with the current transients can be suppressed by the proper selection and placement of decoupling capacitors. As a minimum, it is recommended that a 0.1 $\mu\text{F}$ high frequency ceramic capacitor be used between V<sub>CC</sub> and GND at each device. Depending on the size of the array, the value of the capacitor may have to be larger. In addition, it is recommended that a 4.7 $\mu$ F electrolytic bulk capacitor be placed between V<sub>CC</sub> and GND for each eight devices employed in the array. This bulk capacitor is employed to overcome the voltage droop caused by the inductive effects of the PC board traces. ## SYMBOL TABLE | WAVEFORM | INPUTS | OUTPUTS | |---------------------------------------------------|--------------|--------------| | | Must be | Will be | | | steady | steady | | | May change | Will change | | | from Low to | from Low to | | | High | High | | | May change | Will change | | | from High to | from High to | | <i></i> | Low | Low | | TAAAA | Don't Care: | Changing: | | XXXXX | Changes | State Not | | <u> </u> | Allowed | Known | | m | _ | Center Line | | } <del>}} </del> | N/A | is High | | | | Impedance | ## 3 # Normalized Active Supply Current vs. Ambient Temperature # Normalized Standby Supply Current vs. Ambient Temperature # Normalized Access Time vs. Ambient Temperature