### **FEATURES** - 10-Bit Resolution - Linearity: 8, 9, & 10 Bit - Non-linearity Tempco: 0.2 ppm of FSR/°C, max. - · Low Power Dissipation: 20 mW Current Settling Time: 500 ns See MP7533 for New Design - Feedthrough Error: 1mV p-p@10 kHz, max. - TTL/CMOS Compatible - Low Cost - CDIP & PDIP Packages Available #### **GENERAL DESCRIPTION** The MP7530 is a low cost, monolithic 10-bit multiplying Digital-to-Analog Converter packaged in a 16-pin DIP. This device uses advanced CMOS and thin film technologies providing up to 10-bit accuracies with TTL/CMOS compatibility. The MP7530 operates from a +5 V to +15 V supply and dissi- pates only 20 mW, including the ladder network. Typical MP7530 applications include: digital/analog multiplication, CRT character generation, programmable power supplies, digitally controlled gain circuits, etc. Specified for operation over the commercial/industrial (-40 to +85°C) temperature range, the MP7530 is available in Plastic and Ceramic dual-in-line packages. #### SIMPLIFIED BLOCK DIAGRAM 3 Segment D/A Converter with Termination to DGND Logical "1" at Digital Input Steers Current to louts 4-81 ## **ORDERING INFORMATION** | Package<br>Type | Temperature<br>Range | Part No. | Relative<br>Accuracy | Differential<br>Non-Linearity | Gain Error | |-----------------|----------------------|----------|----------------------|-------------------------------|------------| | Plastic Dip | -40 to +85°C | MP7530JN | ±2 LSB | ±1 LSB | ±0.3% FSR | | Plastic Dip | -40 to +85°C | MP7530KN | ±1 LSB | ±1 LSB | ±0.3% FSR | | Plastic Dip | -40 to +85°C | MP7530LN | ±1/2 LSB | ±1 LSB | ±0.3% FSR | | Ceramic Dip | -40 to +85°C | MP7530JD | ±2 LSB | ±1 LSB | ±0.3% FSR | | Ceramic Dip | -40 to +85°C | MP7530KD | ±1 LSB | ±1 LSB | ±0.3% FSR | | Ceramic Dip | -40 to +85°C | MP7530LD | ±1/2 LSB | ±1 LSB | +0.3% FSR | ## **PIN CONFIGURATION** 16 Pin CDIP, PDIP (0.300") #### **PIN OUT DEFINITIONS** | PIN NO. | NAME | DESCRIPTION | | | |---------|-------|------------------------|--|--| | 1 | louT1 | Current Output 1 | | | | 2 | lout2 | Current Output 2 | | | | 3 | GND | Ground | | | | 4 | BIT 1 | Data Input Bit 1 (MSB) | | | | 5 | BIT 2 | Data Input Bit 2 | | | | 6 | BIT 3 | Data Input Bit 3 | | | | 7 | BIT 4 | Data Input Bit 4 | | | | 8 | BIT 5 | Data Input Bit 5 | | | | | | | | | | PIN NO. | NAME | DESCRIPTION | | |---------|-----------------|----------------------------|--| | 9 | BIT 6 | Data Input Bit 6 | | | 10 | BiT 7 | Data Input Bit 7 | | | 11 | BIT 8 | Data Input Bit 8 | | | 12 | BiT 9 | Data Input Bit 9 | | | 13 | BIT 10 | Data Input Bit 10 (LSB) | | | 14 | V <sub>DD</sub> | Positive Power Supply | | | 15 | VREF | Reference Input Voltage | | | 16 | R <sub>FB</sub> | Internal Feedback Resistor | | | | | | | #### **ELECTRICAL CHARACTERISTICS** (VDD = + 15 V, VREF = +10 V unless otherwise noted) (5) | Parameter | Symbol | Min | 25°C<br>Typ | Max | Tmin to<br>Min | Tmax<br>Max | Units | Test Conditions/Comments | |---------------------------------------------------------------------|----------------------------------|-----|----------------------|------------------|----------------|------------------|----------------------|--------------------------------------------------------------------------------------| | STATIC PERFORMANCE (1) | | | | | | | | FSR = Full Scale Range | | Resolution (All Grades) | N | 10 | | | 10 | | Bits | | | Integral Non-Linearity<br>(Relative Accuracy) | INL | | | ! | | | LSB | Best Fit Straight Line Spec.<br>(Max INL – Min INL) / 2 | | J<br>K<br>L | | | | ±2<br>±1<br>±1/2 | | ±2<br>±1<br>±1/2 | | | | Differential Non-Linearity<br>J<br>K<br>L | DNL | | | ±1<br>±1<br>±1 | | ±1<br>±1<br>±1 | LSB | All grades monotonic over full temperature range. | | Gain Error | GE | | | 0.3% | | ] | % FSR | Using Internal RFB | | Gain Temperature Coefficient (2) | TCGE | | | | | 2 | ppm/°C | $\Delta$ Gain/ $\Delta$ Temperature | | Power Supply Rejection Ratio | PSRR | | 30 | 50 | | 50 | ppm/% | ΔGain/ΔVpo ΔVpo = ± 5% | | Output Leakage Current | Юυт | | | 10 | | 300 | nA | | | REFERENCE INPUT | | | | | | | | | | Input Resistance | Rin | 5 | 10 | 20 | 5 | 20 | κΩ | | | DIGITAL INPUTS (3) | | | | | | | | | | Logical "1" Voltage<br>Logical "0" Voltage | ViH<br>VIL | 2.4 | | 0.8 | 2.4 | 0.8 | <b>v</b> | | | Input Leakage Current | ILKG | | | ±1 | <u> </u> | ±1 | μА | | | ANALOG OUTPUTS (2) | | | | | | | | | | Output Capacitance | Cout1<br>Cout1<br>Cout2<br>Cout2 | | 52<br>26<br>13<br>45 | | | | pF<br>pF<br>pF<br>pF | DAC Inputs all 1's<br>DAC Inputs all 0's<br>DAC Inputs all 1's<br>DAC Inputs all 0's | | POWER SUPPLY (4) | | | | | | | | | | Functional Voltage Range (2)<br>Supply Current<br>Total Dissipation | Voo<br>ioo | +5 | 20 | +15<br>2 | | 2 | V<br>mA<br>mW | All digital inputs = 0 V or all = 5 V | #### NOTES: - (1) Full Scale Range (FSR) is 10V for unipolar mode and ±10V for bipolar. - (2) Guaranteed but not production tested - (3) Digital input levels should not go below ground or exceed the positive supply voltage, otherwise damage may occur. - (4) Specified values guarantee functionality. Refer to other parameters for accuracy. - (5) Guaranteed but not tested at temperature. Specifications are subject to change without notice # **MP7530** ## ABSOLUTE MAXIMUM RATINGS (1, 2) (TA = +25°C unless otherwise noted) | V <sub>DO</sub> to GND | Storage Temperature | |-------------------------|---------------------------| | V <sub>REF</sub> to GND | CDIP, PDIP 450mW | | V <sub>RFB</sub> to GND | Derates above 75°C 6mW/°C | NOTES: **APPLICATION NOTES** Refer to Applications Section for Additional Information Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation at or above this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Any input pin which can see a value outside the absolute maximum ratings should be protected by Schottky diode clamps (HP5082-2835) from input pin to the supplies. All inputs have protection diodes which will protect the device from short transients outside the supplies range.