# 1. GENERAL DESCRIPTION EM78P153E is an 8-bit microprocessor with low-power and high-speed CMOS technology. It is equipped with a 512\*13-bits Electrical One Time Programmable Read Only Memory (OTP-ROM). It provides a PROTECTION bit to prevent intrusion of user's code in the OTP memory as well as 15 OPTION bits to match user's requirements. With its OTP-ROM feature, the EM78P153E offers users a convenient way of developing and verifying their programs. Moreover, user developed code can be easily programmed with the EMC writer. # 2. FEATURES - 14-lead packages : EM78P153E - Operating voltage range: 2.3V~5.5V - Available in temperature range: 0°C~70°C - Operating frequency rang (base on 2 clocks ): - \* Crystal mode: DC~20MHz at 5V, DC~8MHz at 3V, DC~4MHz at 2.3V. - \* ERC mode: DC~4MHz at 5V, DC~4MHz at 3V, DC~4MHz at 2.3V. - Low power consumption: - \* less then 1.5mA at 5V/4MHz - \* typical of 15 µA, at 3V/32KHz - $^{\star}$ typical of 1 $\mu$ A, during the sleep mode - 512 × 13 bits on chip ROM - Three built-in calibrated IRC oscillators - Programmable prescaler of oscillator set-up time - On-board bit by bit programming - One security register to prevent the code in the OTP memory from intruding - One configuration register to match the user's requirements - 32× 8 bits on chip registers (SRAM, general purpose register) - 2 bi-directional I/O ports - 5 level stacks for subroutine nesting - 8-bit real time clock/counter (TCC) with selective signal sources, trigger edges, and overflow interrupt - Power down mode (SLEEP mode) - Three available interruptions - \* TCC overflow interrupt - \* Input-port status changed interrupt (wake up from the sleep mode) - \* External interrupt - Programmable free running watchdog timer - 7 programmable pull-high I/O pins - 7 programmable open-drain I/O pins - 6 programmable pull-down I/O pins - Two clocks per instruction cycle - 99.9% single instruction cycle commands - Package types: - \* 14 pin DIP 300mil: EM78P153EP - \* 14 pin SOP 150mil: EM78P153EN - The transient point of system frequency between HXT and LXT is around 400KHz. # 3. PIN ASSIGNMENTS Fig. 1 Pin Assignment **Table 1 Pin Description** | Symbol | Pin No. | Type | Function | |-----------|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vdd | 4 | - | Power supply. | | P65/OSCI | 5 | I/O | * General purpose I/O pin. * External clock signal input. * Input pin of XT oscillator. * Pull_high/open-drain * Wake up from sleep mode when the status of the pin changes. | | P64/OSCO | 6 | I/O | * General purpose I/O pin. * External clock signal input. * Input pin of XT oscillator. * Pull_high/open-drain * Wake up from sleep mode when the status of the pin changes. | | P63/RESET | 7 | I | * If set as /RESET and remain at logic low, the device will be under reset. * If P63 is set and kept at logic "high," the oscillator will oscillate. * If kept at logic low, it cannot oscillate. * Wake up from sleep mode when the status of the pin changes. * Voltage on /RESET must not exceed Vdd during the normal mode. * Pull_high is on if defined as /RESET. * P63 is input pin only | | P62/TCC | 8 | I/O | * General purpose I/O pin. * Pull_high/open_drain/pull_down. * Wake up from sleep mode when the status of the pin changes. * External Timer/Counter input. | | P61 | 9 | I/O | * General purpose I/O pin. * Pull_high/open_drain/pull_down. * Wake up from sleep mode when the status of the pin changes. * Schmitt Trigger input during programming mode | | P60//INT | 10 | I/O | * General purpose I/O pin. * Pull_high/open_drain/pull_down. | | | | | * Wake up from sleep mode when the status of the pin changes. * Schmitt Trigger input during the programming mode. * External interrupt pin triggered by falling edge. | |----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P66, P67 | 2, 3 | I/O | * General purpose I/O pin. * Pull-high/open-drain. * Wake up from sleep mode when the status of the pin changes. | | P50~P52 | 1,14,13 | I/O | * General purpose I/O pin. * Pull-down | | P53 | 12 | I/O | * General purpose I/O pin. | | VSS | 11 | - | * Ground. | # 4. FUNCTION DESCRIPTION Fig. 2 Function Block Diagram # 4.1 Operational Registers ## 1. R0 (Indirect Addressing Register) R0 is not a physically implemented register. Its major function is to be an indirect addressing pointer. Any instruction using R0 as a pointer, actually accesses data pointed by the RAM Select Register (R4). #### 2. R1 (Time Clock /Counter) - Increased by an external signal edge, which is defined by TE bit (CONT-4) through the TCC pin, or by the instruction cycle clock. - Writable and readable as any other registers. - Defined by resetting PAB(CONT-3). - The prescaler is assigned to TCC if the PAB bit (CONT-3) is reset. - The contents of the prescaler counter is cleared only when a value is written to TCC register. ## 3. R2 (Program Counter) & Stack - Depending on the device type, R2 and hardware stack are 9-bit wide. The structure is depicted in Fig.3. - 512×13 bits on-chip OTP ROM addresses to the relative programming instruction codes. One program page is 512 words long. - R2 is set as all "0"s when under RESET condition. - "JMP" instruction allows direct loading of the lower 9 program counter bits. Thus, "JMP" allows PC to go to any location within a page. - "CALL" instruction loads the lower 9 bits of the PC, and then PC+1 is pushed into the stack. Thus, the subroutine entry address can be located anywhere within a page. - "RET" ("RETL k", "RETI") instruction loads the program counter with the contents of the top-level stack. - "ADD R2,A" allows the contents of 'A' to be added to the current PC, and the ninth of the PC are cleared. - "MOV R2,A" allows to load an address from the "A" register to the lower 8 bits of the PC, and the ninth bits of the PC are cleared. - Any instruction that is written to R2 (e.g. "ADD R2,A", "MOV R2,A", "BC R2,6",....) will cause the ninth bits (A8) of the PC to be cleared. Thus, the computed jump is limited to the first 256 locations of a page. - All instructions are single instruction cycle (fclk/2 or fclk/4), except for the instruction that would change the contents of R2. This instruction will need one more instruction cycle. Fig. 3 Program Counter Organization Fig. 4 Data Memory Configuration ## 4. R3 (Status Register) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|---|---|---|----|---| | RST | GP1 | GP0 | Т | Р | Z | DC | С | - Bit 0 (C) Carry flag - Bit 1 (DC) Auxiliary carry flag - Bit 2 (Z) Zero flag. Set to "1" if the result of an arithmetic or logic operation is zero. • Bit 3 (P) Power down bit. Set to 1 during power on or by a "WDTC" command and reset to 0 by a "SLEP" command. • Bit 4 (T) Time-out bit. Set to 1 with the "SLEP" and "WDTC" command, or during power up and reset to 0 by WDT time-out. - Bit5 ~ 6 (GP0 ~ 1) General-purpose read/write bits. - Bit 7 (RST) Bit for reset type. Set to 1 if wake-up from sleep mode on pin change. Set to 0 if wake-up from other reset types #### 5. R4 (RAM Select Register) - Bits 0~5 are used to select registers (address: 00~06, 0F~2F) in the indirect addressing mode. - Bits 6~7 are general-purpose read/write bits. - See the configuration of the data memory in Fig. 4. ## 6. R5 ~ R6 (Port 5 ~ Port 6) - R5 and R6 are I/O registers. - Only the lower 4 bits of R5 are available. - The upper 4 bits of R5 are fixed to 0. - P63 is input only. ## 7. RF (Interrupt Status Register) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|------|------|------| | - | - | - | - | - | EXIF | ICIF | TCIF | <sup>&</sup>quot;1" means interrupt request, and "0" means no interrupt occurs. - Bit 0 (TCIF) TCC overflowing interrupt flag. Set when TCC overflows, reset by software. - Bit 1 (ICIF) Port 6 input status changed interrupt flag. Set when Port 6 input changes, reset by software. - Bit 2 (EXIF) External interrupt flag. Set by falling edge on /INT pin, reset by software. - Bits 3 ~ 7 Not used. - RF can be cleared by instruction but cannot be set. - IOCF is the interrupt mask register. - Note that the result of reading RF is the "logic AND" of RF and IOCF. #### 8. R10 ~ R2F • All of these are the 8-bit general-purpose registers. # 4.2 Special Purpose Registers ## 1. A (Accumulator) - · Internal data transfer, or instruction operand holding - It can not be addressed. ## 2. CONT (Control Register) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|----|----|-----|------|------|------| | - | /INT | TS | TE | PAB | PSR2 | PSR1 | PSR0 | • Bit 0 (PSR0) ~ Bit 2 (PSR2) TCC/WDT prescaler bits. | PSR2 | PSR1 | PSR0 | TCC Rate | WDT Rate | |------|------|------|----------|----------| | 0 | 0 | 0 | 1:2 | 1:1 | | 0 | 0 | 1 | 1:4 | 1:2 | | 0 | 1 | 0 | 1:8 | 1:4 | | 0 | 1 | 1 | 1:16 | 1:8 | | 1 | 0 | 0 | 1:32 | 1:16 | | 1 | 0 | 1 | 1:64 | 1:32 | | 1 | 1 | 0 | 1:128 | 1:64 | | 1 | 1 | 1 | 1:256 | 1:128 | • Bit 3 (PAB) Prescaler assignment bit. 0: TCC 1: WDT #### • Bit 4 (TE) TCC signal edge 0: increment if the transition from low to high takes place on TCC pin 1: increment if the transition from high to low takes place on TCC pin #### • Bit 5 (TS) TCC signal source 0: internal instruction cycle clock 1: transition on TCC pin When TS is 1, the R62 I/O control bit will set to 1; otherwise, it will be the value defined by user. #### • Bit 6 (INT) Interrupt enable flag 0: masked by DISI or hardware interrupt 1: enabled by ENI/RETI instructions - Bit 7 Not used. - CONT register is both readable and writable. #### 3. IOC5 ~ IOC6 (I/O Port Control Register) - "1" put the relative I/O pin into high impedance, while "0" defines the relative I/O pin as output. - Only the lower 4 bits of IOC5 are available to be defined. - IOC5 and IOC6 registers are both readable and writable. # 4. IOCB (Pull-down Control Register) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|------|------|---|------|------|------| | - | /PD6 | /PD5 | /PD4 | - | /PD2 | /PD1 | /PD0 | - Bit 0 (/PD0) Control bit is used to enable the pull-down of P50 pin. - 0: Enable internal pull-down - 1: Disable internal pull-down - Bit 1 (/PD1) Control bit is used to enable the pull-down of P51 pin. - Bit 2 (/PD2) Control bit is used to enable the pull-down of P52 pin. - Bit 3 Not used. - Bit 4 (/PD4) Control bit is used to enable the pull-down of P60 pin. - Bit 5 (/PD5) Control bit is used to enable the pull-down of P61 pin. - Bit 6 (/PD6) Control bit is used to enable the pull-down of P62 pin. - Bit 7 Not used. - IOCB Register is both readable and writable. #### 5. IOCC (Open-drain Control Register) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|---|-----|-----|-----| | OD7 | OD6 | OD5 | OD4 | - | OD2 | OD1 | OD0 | - Bit 0 (OD0) Control bit is used to enable the open-drain of P60 pin. - 0: Disable open-drain output - 1: Enable open-drain output - Bit 1 (OD1) Control bit is used to enable the open-drain of P61 pin. - Bit 2 (OD2) Control bit is used to enable the open-drain of P62 pin. - Bit 3 Not used. - Bit 4 (OD4) Control bit is used to enable the open-drain of P64 pin. - Bit 5 (OD5) Control bit is used to enable the open-drain of P65 pin. - Bit 6 (OD6) Control bit is used to enable the open-drain of P66 pin. - Bit 7 (OD7) Control bit is used to enable the open-drain of P67 pin. • IOCC Register is both readable and writable. ## 6. IOCD (Pull-high Control Register) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|---|------|------|------| | /PH7 | /PH6 | /PH5 | /PH4 | - | /PH2 | /PH1 | /PH0 | - Bit 0 (/PH0) Control bit used to enable the pull-high of P60 pin. - 0: Enable internal pull-high - 1: Disable internal pull-high - Bit 1 (/PH1) Control bit is used to enable the pull-high of P61 pin. - Bit 2 (/PH2) Control bit is used to enable the pull-high of P62 pin. - Bit 3 Not used. - Bit 4 (/PH4) Control bit is used to enable the pull-high of P64 pin. - Bit 5 (/PH5) Control bit is used to enable the pull-high of P65 pin. - Bit 6 (/PH6) Control bit is used to enable the pull-high of P66 pin. - Bit 7 (/PH7) Control bit is used to enable the pull-high of P67 pin. - IOCD Register is both readable and writable. # 7. IOCE (WDT Control Register) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|---|---|---|---|---|---| | WDTE | EIS | - | - | - | - | - | - | - Bit 7 (WDTE) Control bit used to enable Watchdog timer. - 0: Disable WDT. - 1: Enable WDT. WDTE is both readable and writable. - Bit 6 (EIS) Control bit is used to define the function of P60(/INT) pin. - 0: P60, bi-directional I/O pin. - 1: /INT, external interrupt pin. In this case, the I/O control bit of P60 (bit 0 of IOC6) must be set to "1". When EIS is "0", the path of /INT is masked. When EIS is "1", the status of /INT pin can also be read by way of reading Port 6 (R6). Refer to Fig. 7. EIS is both readable and writable. • Bits 0~5 Not used. ## 8. IOCF (Interrupt Mask Register) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|------|------|------| | - | - | - | - | - | EXIE | ICIE | TCIE | - Bit 0 (TCIE) TCIF interrupt enable bit. - 0: disable TCIF interrupt - 1: enable TCIF interrupt - Bit 1 (ICIE) ICIF interrupt enable bit. - 0: disable ICIF interrupt - 1: enable ICIF interrupt - Bit 2 (EXIE) EXIF interrupt enable bit. - 0: disable EXIF interrupt - 1: enable EXIF interrupt - Bits 3~7 Not used. - Individual interrupt is enabled by setting its associated control bit in the IOCF to "1". - Global interrupt is enabled by the ENI instruction and is disabled by the DISI instruction. Refer to Fig. 9. - IOCF register is both readable and writable. #### 4.3 TCC/WDT & Prescaler There is an 8-bit counter available as prescaler for the TCC or WDT. The prescaler is available for either the TCC or WDT only at any given time, and the PAB bit of the CONT register is used to determine the prescaler assignment. The PSR0~PSR2 bits determine the ratio. The prescaler is cleared each time the instruction is written to TCC under TCC mode. The WDT and prescaler, when assigned to WDT mode, are cleared by the "WDTC" or "SLEP" instructions. Fig. 5 depicts the circuit diagram of TCC/WDT. - R1(TCC) is an 8-bit timer/counter. The clock source of TCC can be internal or external clock input (edge selectable from TCC pin). If TCC signal source is from internal clock, TCC will increase by 1 at every instruction cycle (without prescaler). Referring to Fig. 5, CLK=Fosc/2 or CLK=Fosc/4, depends on the CODE Option bit CLK. CLK=Fosc/2 is used if CLK bit is "0", and CLK=Fosc/4 is used if CLK bit is "1". If TCC signal source is from external clock input, TCC is increased by 1 at every falling edge or rising edge of TCC pin. - The watchdog timer is a free running on-chip RC oscillator. The WDT will keep running even when the oscillator driver has been turned off (i.e. in sleep mode). During normal operation or sleep mode, a WDT time-out (if enabled) will cause the device to reset. The WDT can be enabled or disabled any time during normal mode by software programming. Refer to WDTE bit of IOCE register. Without prescaler, the WDT time-out period is approximately 18 ms<sup>1</sup> (default). Vdd = 3V, set up time period = $18ms \pm 5\%$ $<sup>^{1}</sup>$ <Note>: Vdd = 5V, set up time period = 16.5ms ± 5% ## 4.4 I/O Ports The I/O registers, both Port 5 and Port 6, are bi-directional tri-state I/O ports. Port 6 can be pulled-high internally by software except P63. In addition, Port 6 can also have open-drain output by software except P63. Input status changed interrupt (or wake-up) function is available from Port 6. P50 $\sim$ P52 and P60 $\sim$ P62 pins can be pulled-down by software. Each I/O pin can be defined as "input" or "output" pin by the I/O control register (IOC5 $\sim$ IOC6) except P63. The I/O registers and I/O control registers are both readable and writable. The I/O interface circuits for Port 5 and Port 6 are shown in Fig. 6, Fig.7, and Fig. 8 respectively. Fig. 5 Block Diagram of TCC and WDT \*Pull-down is not shown in the figure. Fig. 6 The Circuit of I/O Port and I/O Control Register for Port 5 \*Pull-high (down), Open-drain are not shown in the figure. Fig. 7 The Circuit of I/O Port and I/O Control Register for P60(/INT) \*Pull-high (down), Open-drain are not shown in the figure. Fig. 8 The Circuit of I/O Port and I/O Control Register for P61~P67 Fig. 9 Block Diagram of I/O Port 6 with Input Change Interrupt/Wake-up #### Table 2 Usage of Port 6 Input Change Wake-up/Interrupt Function | Usage of Port 6 Input Status Change Wake-up/Interrupt | | | | | | |--------------------------------------------------------|-------------------------------------------|--|--|--|--| | (I) Wake-up from Port 6 Input Status Change | (II) Port 6 Input Status Change Interrupt | | | | | | (a) Before SLEEP | 1. Read I/O Port 6 (MOV R6,R6) | | | | | | 1. Disable WDT | 2. Execute "ENI" | | | | | | 2. Read I/O Port 6 (MOV R6,R6) | 3. Enable interrupt (Set IOCF.1) | | | | | | 3. Execute "ENI" or "DISI" | 4. IF Port 6 change (interrupt) | | | | | | 4. Enable interrupt (Set IOCF.1) | → Interrupt vector (008H) | | | | | | 5. Execute "SLEP" instruction | | | | | | | (b) After Wake-up | | | | | | | <ol> <li>IF "ENI" → Interrupt vector (008H)</li> </ol> | | | | | | | 2. IF "DISI" $\rightarrow$ Next instruction | | | | | | # 4.5 RESET and Wake-up #### 1. RESET A RESET is initiated by - (1) Power on reset. - (2) /RESET pin input "low", or - (3) WDT time-out (if enabled). The device is kept in a RESET condition for a period of approx. 18ms<sup>1</sup> (one oscillator start-up timer period) after the reset is detected. Once the RESET occurs, the following functions are performed. Refer to Fig.9. - The oscillator is running, or will be started. - The Program Counter (R2) is set to all "0". - All I/O port pins are configured as input mode (high-impedance state). - The Watchdog timer and prescaler are cleared. - When power is switched on, the upper 3 bits of R3 are cleared. - The bits of the CONT register are set to all "1" except for the Bit 6 (INT flag). - The bits of the IOCB register are set to all "1". - The IOCC register is cleared. - The bits of the IOCD register are set to all "1". - Bit 7 of the IOCE register is set to "1", and 6 is cleared. - Bits 0~2 of RF and Bits 0~2 of IOCF register are cleared. This specification is subject to change without prior notice. $<sup>^{1}</sup>$ <Note>: Vdd = 5V, set up time period = 16.5ms $\pm$ 5% Vdd = 3V, set up time period = 18ms $\pm$ 5% The sleep (power down) mode is attained by executing the "SLEP" instruction. While entering sleep mode, WDT (if enabled) is cleared but keeps on running. The controller can be awakened by - (1) External reset input on /RESET pin, - (2) WDT time-out (if enabled), or - (3) Port 6 input status changes (if enabled). The first two cases will cause the EM78P153E to reset. The T and P flags of R3 can be used to determine the source of the reset (wake-up). The last case is considered the continuation of program execution and the global interrupt ("ENI" $\sigma$ "DISI" being executed) decides whether or not the controller branches to the interrupt vector following wake-up. If ENI is executed before SLEP, the instruction will begin to execute from the address 008H after wake-up. If DISI is executed before SLEP, the operation will restart from the instruction right next to SLEP after wake-up. Only one of Cases 2 and 3 can be enabled before entering the sleep mode. That is, [a] if Port 6 input status changed interrupt is enabled before SLEP, WDT must be disabled. by software. However, the WDT bit in the option register remains enabled. Hence, the EM78P153E can be awakened only by Case 1 or 3. [b] if WDT is enabled before SLEP, Port 6 Input Status Change Interrupt must be disabled. Hence, the EM78P153E can be awakened only by Case 1 or 2. Refer to the section on Interrupt. If Port 6 Input Status Change Interrupt is used to wake-up the EM78P153E (Case [a] above), the following instructions must be executed before SLEP: MOV A, @xxxx1110b ; Select WDT prescaler CONTW WDTC ; Clear WDT and prescaler MOV A, @0xxxxxxxb ; Disable WDT IOW RÉ MOV R6. R6 : Read Port 6 MOV A, @00000x1xb ; Enable Port 6 input change interrupt IOW RF ENI (or DISI) ; Enable (or disable) global interrupt SLEP ; Sleep One problem user should be aware of, is that after waking up from the sleep mode, WDT will enable automatically. The WDT operation (being enabled or disabled) should be handled appropriately by software after waking up from sleep mode. Table 3 The Summary of the Initialized Values for Registers | Address | Name | Reset Type | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|------------|-------------------------|----------|-------|-------|-------|-------|-------|-------|----------| | | | Bit Name | Х | Х | Х | Х | C53 | C52 | C51 | C50 | | N1/A | 1005 | Power-On | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | N/A | IOC5 | /RESET and WDT | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | | | Wake-Up from Pin Change | | 0 | 0 | 0 | Р | Р | Р | Р | | | | Bit Name | 0<br>C67 | C66 | C65 | C64 | C63 | C62 | C61 | C60 | | N1/A | 1000 | Power-On | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | N/A | IOC6 | /RESET and WDT | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | Wake-Up from Pin Change | Р | Р | Р | Р | Р | Р | Р | Р | | | | Bit Name | Х | Х | Χ | Х | P53 | P52 | P51 | P50 | | 0,405 | P5 | Power-On | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0x05 | Po | /RESET and WDT | Р | Р | Р | Р | Р | Р | Р | Р | | | | Wake-Up from Pin Change | Р | Р | Р | Р | Р | Р | Р | Р | | | | Bit Name | P67 | P66 | P65 | P64 | P63 | P62 | P61 | P60 | | 0,406 | P6 | Power-On | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0x06 | Po | /RESET and WDT | Р | Р | Р | Р | Р | Р | Р | Р | | | | Wake-Up from Pin Change | Р | Р | Р | Р | Р | Р | Р | Р | | | | Bit Name | Х | /INT | TS | TE | PAB | PSR2 | PSR1 | PSR<br>0 | | N/A | CONT | Power-On | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | | | /RESET and WDT | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | | | Wake-Up from Pin Change | 0 | Р | Р | Р | Р | Р | Р | Р | | | | Bit Name | - | - | - | - | - | - | - | - | | 0x00 | R0(IAR) | Power-On | U | U | U | U | U | U | U | U | | 0,000 | KU(IAK) | /RESET and WDT | Р | Р | Р | Р | Р | Р | Р | Р | | | | Wake-Up from Pin Change | Р | Р | Р | Р | Р | Р | Р | Р | | | | Bit Name | - | - | - | - | - | - | - | - | | 0x01 | R1(TCC) | Power-On | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | OXO I | 1(100) | /RESET and WDT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Wake-Up from Pin Change | Р | Р | Р | Р | Р | Р | Р | Р | | | | Bit Name | - | - | - | - | - | - | - | - | | 0x02 | R2(PC) | Power-On | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,02 | 112(1 0) | /RESET and WDT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Wake-Up from Pin Change | *P | | | Bit Name | RST | GP1 | GP0 | Т | Р | Z | DC | С | | 0x03 | R3(SR) | Power-On | 0 | U | U | 1 | 1 | U | U | U | | OXOG | 110(011) | /RESET and WDT | 0 | Р | Р | t | t | Р | Р | Р | | | | Wake-Up from Pin Change | 1 | Р | Р | t | t | Р | Р | Р | | | | Bit Name | GP2 | GP1 | GP0 | - | - | - | - | - | | 0x04 | R4(RSR) | Power-On | U | U | U | U | U | U | U | U | | 0.01 | Tr (Itort) | /RESET and WDT | Р | Р | Р | Р | Р | Р | Р | Р | | | | Wake-Up from Pin Change | Р | Р | Р | Р | Р | Р | Р | Р | | | | Bit Name | Х | Х | Χ | Х | Х | EXIF | ICIF | TCIF | | 0x0F | RF(ISR) | Power-On | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 57.01 | (10.1) | /RESET and WDT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Wake-Up from Pin Change | 0 | 0 | 0 | 0 | 0 | Р | Р | Р | | 0x0B | IOCB | Bit Name | Х | /PD6 | /PD5 | /PD4 | Х | /PD2 | /PD1 | /PD0 | | | | Power-On | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Address | Name | Reset Type | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------|----------|-------------------------|-------|-------|-------|-------|-------|-------|---------------------------------------------------------------------------------------------|-------| | | | /RESET and WDT | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | Wake-Up from Pin Change | Р | Р | Р | Р | Р | Р | Р | Р | | | | Bit Name | OD7 | OD6 | OD5 | OD4 | Χ | OD2 | OD1 | OD0 | | 0x0C | IOCC | Power-On | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | UXUC | 1000 | /RESET and WDT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Wake-Up from Pin Change | Р | Р | Р | Р | Р | Р | 1<br>P<br>OD1<br>0 | Р | | | | Bit Name | /PH7 | /PH6 | /PH5 | /PH4 | Χ | /PH2 | /PH1 | /PH0 | | 0x0D | IOCD | Power-On | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | OXOD | ЮСЬ | /RESET and WDT | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | Wake-Up from Pin Change | Р | Ρ | Р | Р | Р | Р | Р | Р | | | | Bit Name | WDTE | EIS | Χ | Χ | Χ | Χ | Χ | Χ | | 0x0E | IOCE | Power-On | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | UXUL | IOCE | /RESET and WDT | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | | | Wake-Up from Pin Change | Р | Р | 1 | 1 | 1 | 1 | 1 P OD1 0 0 P P I D D D D D D D D D D D D D D D D D | 1 | | | | Bit Name | Χ | X | Χ | Χ | Χ | EXIE | ICIE | TCIE | | 0x0F | IOCF | Power-On | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | UXUF | ЮСР | /RESET and WDT | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | | | Wake-Up from Pin Change | 1 | 1 | 1 | 1 | 1 | Р | Р | Р | | | | Bit Name | - | - | - | - | - | - | - | - | | 0x10~0x2F | R10~R2F | Power-On | U | U | U | U | U | U | 1<br>POD1<br>0<br>0<br>P/PH1<br>1<br>1<br>1<br>P<br>X<br>1<br>1<br>1<br>ICIE<br>0<br>0<br>P | U | | UX IU~UXZF | K IU~KZF | /RESET and WDT | Р | Р | Р | Р | Р | Р | Р | Р | | | | Wake-Up from Pin Change | Р | Р | Р | Р | Р | Р | Р | Р | X: not used. U: unknown or don't care. P: previous value before reset. t: check Table 4 # 2. /RESET Configure Refer to Fig. 10 When the RESET bit in the OPTION word is programmed to 0, the external /RESET is enabled. When programmed to 1, the internal /RESET is enabled, tied to the internal Vdd and the pin is defined as P63. # 3. The status of RST, T, and P of STATUS register A RESET condition is initiated by the following events: - 1. A power-on condition, - 2. A high-low-high pulse on /RESET pin, and - 3. Watchdog timer time-out. The values of RST, T, and P, listed in Table 4 are used to check how the processor wakes up. Table 5 shows the events which may affect the status of RST, T, and P. Table 4 The Values of RST, T and P after RESET | Reset Type | RST | Т | Р | |-----------------------------------------|-----|----|----| | Power on | 0 | 1 | 1 | | /RESET during Operating mode | 0 | *P | *P | | /RESET wake-up during SLEEP mode | 0 | 1 | 0 | | WDT during Operating mode | 0 | 0 | Р | | WDT wake-up during SLEEP mode | 0 | 0 | 0 | | Wake-Up on pin change during SLEEP mode | 1 | 1 | 0 | <sup>\*</sup>P: Previous status before reset Table 5 The Status of RST, T and P Being Affected by Events. | Event | RST | Т | Р | |-----------------------------------------|-----|---|----| | Power on | 0 | 1 | 1 | | WDTC instruction | *P | 1 | 1 | | WDT time-out | 0 | 0 | *P | | SLEP instruction | *P | 1 | 0 | | Wake-Up on pin change during SLEEP mode | 1 | 1 | 0 | \*P: Previous value before reset Fig. 10 Block Diagram of Controller Reset # 4.6 Interrupt The EM78P153E has three falling-edge interrupts as listed below: - (1) TCC overflow interrupt - (2) Port 6 Input Status Change Interrupt - (3) External interrupt [(P60, /INT) pin]. Before the Port 6 Input Status Changed Interrupt is enabled, reading Port 6 (e.g. "MOV R6,R6") is necessary. Each pin of Port 6 will have this feature if its status changes. Any pin configured as output or P60 pin configured as /INT, is excluded from this function. The Port 6 Input Status Changed Interrupt can wake up the EM78P153E from sleep mode if Port 6 is enabled prior to going into the sleep mode by executing SLEP instruction. When the chip wakes-up, the controller will continue to execute the program in-line if the global interrupt is disabled. If the global interrupt is enabled, it will branch to the interrupt vector 008H. RF is the interrupt status register that records the interrupt requests in the relative flags/bits. IOCF is an interrupt mask register. The global interrupt is enabled by the ENI instruction and is disabled by the DISI instruction. When one of the interrupts (enabled) occurs, the next instruction will be fetched from address 008H. Once in the interrupt service routine, the source of an interrupt can be determined by polling the flag bits in RF. The interrupt flag bit must be cleared by instructions before leaving the interrupt service routine and before interrupts are enabled to avoid recursive interrupts. The flag (except ICIF bit) in the Interrupt Status Register (RF) is set regardless of the status of its mask bit or the execution of ENI. Note that the outcome of RF will be the logic AND of RF and IOCF (refer to Fig. 11). The RETI instruction ends the interrupt routine and enables the global interrupt (the execution of ENI). When an interrupt is generated by the INT instruction (enabled), the next instruction will be fetched from address 001H. Fig. 11 Interrupt Input Circuit ## 4.7 Oscillator #### 1. Oscillator Modes The EM78P153E can be operated in four different oscillator modes, such as Internal RC oscillator mode (IRC), External RC oscillator mode (ERC), High XTAL oscillator mode(HXT), and Low XTAL oscillator mode(LXT). User can select one of them by programming OCS1 and OSC2 in the CODE Option register. Table 6 depicts how these four modes are defined. The up-limited operation frequency of crystal/resonator on the different VDDs is listed in Table 7. Table 6 Oscillator Modes Defined by OSC1 and OSC2 | Mode | OSC1 | OSC2 | |----------------------------------|------|------| | IRC(Internal RC oscillator mode) | 1 | 1 | | ERC(External RC oscillator mode) | 1 | 0 | | HXT(High XTAL oscillator mode) | 0 | 1 | | LXT(Low XTAL oscillator mode) | 0 | 0 | <Note> The transient point of system frequency between HXT and LXY is around 400 KHz. **Table 7 The Summary of Maximum Operating Speeds** | Conditions | VDD | Fxt max.(MHz) | |----------------------------|-----|---------------| | | 2.3 | 4.0 | | Two cycles with two clocks | 3.0 | 8.0 | | | 5.0 | 20.0 | ## 2. Crystal Oscillator/Ceramic Resonators(XTAL) EM78P153E can be driven by an external clock signal through the OSCI pin as shown in Fig. 12. Fig. 12 Circuit for External Clock Input In most applications, pin OSCI and pin OSCO can be connected with a crystal or ceramic resonator to generate oscillation. Fig. 13 depicts such circuit. The same thing applies whether it is in the HXT mode or in the LXT mode. Table 8 provides the recommended values of C1 and C2. Since each resonator has its own attribute, user should refer to its specification for appropriate values of C1 and C2. RS, a serial resistor, may be necessary for AT strip cut crystal or low frequency mode. Fig. 13 Circuit for Crystal/Resonator | Oscillator Type | Frequency Mode | Frequency | C1(pF) | C2(pF) | |--------------------|----------------|----------------------------------------------------------------------------------------------------|---------|---------| | | | 455 kHz | 100~150 | 100~150 | | Ceramic Resonators | HXT | 2.0 MHz | 20~40 | 20~40 | | | | 455 kHz 100~150 10 2.0 MHz 20~40 2 4.0 MHz 10~30 1 32.768kHz 25 100KHz 25 200KHz 25 455KHz 20~40 2 | 10~30 | | | | | 32.768kHz | 25 | 15 | | | LXT | 100KHz | 25 | 25 | | | | 200KHz | 25 | 25 | | Crystal Oscillator | | 455KHz | 20~40 | 20~150 | | | HXT | 1.0MHz | 15~30 | 15~30 | | | 11/1 | 2.0MHz | 15 | 15 | | | | 4.0MHz | 15 | 15 | Fig. 14 Circuit for Crystal/Resonator-Series Mode Fig. 15 Circuit for Crystal/Resonator-Parallel Mode #### 3. External RC Oscillator Mode For some applications that do not need to have its timing to be calculated precisely, the RC oscillator (Fig. 16) offers a lot of cost savings. Nevertheless, it should be noted that the frequency of the RC oscillator is influenced by the supply voltage, the values of the resistor (Rext), the capacitor (Cext), and even the operation temperature. Moreover, the frequency also changes slightly from one chip to another due to the manufacturing process variation. In order to maintain a stable system frequency, the values of the Cext should not be less than 20pF, and that the value of Rext should not be greater than 1 M ohm. If they cannot be kept in this range, the frequency is easily affected by noise, humidity, and leakage. The smaller the Rext in the RC oscillator, the faster its frequency will be. On the contrary, for very low Rext values, for instance, 1 $K\Omega$ , the oscillator becomes unstable because the NMOS cannot discharge the current of the capacitance correctly. Based on the reasons above, it must be kept in mind that all of the supply voltage, the operation temperature, the components of the RC oscillator, the package types, the way the PCB is layout, will affect the system frequency. Fig. 16 Circuit for External RC Oscillator Mode **Table 9 RC Oscillator Frequencies** | Cext | Rext | Average Fosc 5V,25°C | Average Fosc 3V,25°C | |--------|------|----------------------|----------------------| | | 3.3k | 3.92 MHz | 3.63 MHz | | 20 pF | 5.1k | 2.67 MHz | 2.6 MHz | | 20 βι | 10k | 1.4MHz | 1.4 MHz | | | 100k | 150 KHz | 156 KHz | | | 3.3k | 1.4 MHz | 1.33 MHz | | 100 pF | 5.1k | 940 KHz | 917 KHz | | 100 βι | 10k | 476 KHz | 480 KHz | | | 100k | 50KHz | 52 KHz | | | 3.3k | 595 KHz | 570 KHz | | 300 pF | 5.1k | 400 KHz | 384 KHz | | 300 με | 10k | 200 KHz | 203 KHz | | | 100k | 20.9 KHz | 20 KHz | <Note> - 1. Measured on DIP packages. - 2. Design reference only. #### 4. Internal RC Oscillator Mode EM78P153E offers a versatile internal RC mode with default frequency value of 4MHz. Internal RC oscillator mode has other frequencies (1MHz, and 455KHz) that can be set by OPTION bits, RCM1 and RCM0. All these four main frequencies can be calibrated by programming the OPTION bits, CAL0~CAL2. Table 10 describes a typical instance of the calibration. **Table 10 Calibration Selection for Internal RC Mode** | C2 | C1 | C0 | *Cycle Time (ns) | *Frequency (MHz) | |----|----|----|------------------|------------------| | 1 | 0 | 1 | 200.4 | 4.99 | | 1 | 0 | 0 | 211.9 | 4.72 | | 0 | 0 | 1 | 223.7 | 4.47 | | 0 | 0 | 0 | 236.4 | 4.23 | | 1 | 1 | 1 | 250.0 | 4.00 | | 1 | 1 | 0 | 264.6 | 3.78 | | 0 | 1 | 1 | 279.3 | 3.58 | | 0 | 1 | 0 | 295.0 | 3.39 | <sup>\*:</sup>Theoretical values, for reference only. It depend on process. # 4.8 CODE Option Register The EM78P153E has one CODE option word that is not a part of the normal program memory. The option bits cannot be accessed during normal program execution. Code Option Register and Customer ID Register arrangement distribution: | Word 0 | Word1 | Word 2 | |------------|-----------|------------| | Bit12~Bit0 | Bit1~Bit0 | Bit12~Bit0 | Code Option Register (Word 0) | WORD 0 | | | | | | | | | | | | | |--------|--------|-------|------|------|------|------|------|------|-------|------|------|------| | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | /RESET | /ENWDT | CLKS | OSC1 | OCS0 | CS | SUT1 | SUT0 | TYPE | RCOUT | C2 | C1 | C0 | - Bit 12 (/RESET): Define pin7 as a reset pin. - 0: /RESET enable - 1: /RESET disable - Bit 11 (/ENWTD): Watchdog timer enable bit. - 0: Enable - 1: Disable - Bit 10 (CLKS): Instruction period option bit. - 0: two oscillator periods. - 1: four oscillator periods. Refer to the section of Instruction Set. • Bit 9 and Bit 8 (OSC1 and OSC0 ): Oscillator Modes Selection bits. Table 11 Oscillator Modes Defined by OSC1 and OSC0 | Mode | OSC1 | OSC0 | |----------------------------------|------|------| | IRC(Internal RC oscillator mode) | 1 | 1 | | ERC(External RC oscillator mode) | 1 | 0 | | HXT(High XTAL oscillator mode) | 0 | 1 | | LXT(Low XTAL oscillator mode) | 0 | 0 | <Note>: The transient point of system frequency between HXT and LXY is around 400 KHz. - Bit 7 (CS): Code Security Bit - 0: Security On - 1: Security Off - Bit6 and Bit5 (SUT1 and SUT0 ): Set-Up Time of device bits. **Table 12 Set-up Time of Device Programming** | SUT1 | SUT0 | *Set-Up Time | |------|------|--------------| | 1 | 1 | 18 ms | | 1 | 0 | 4.5 ms | | 0 | 1 | 288 ms | | 0 | 0 | 72 ms | <sup>\*:</sup> The theoretical values are for reference only. <Note>: RC mode set-up time always 135ns. • Bit 4 (Type): Reserved. The bit4 set to "0" all the time. • Bit 3 (RCOUT): A selecting bit of High or Low frequency for internal RC Oscillator. | RCOUT | Pin Function | |-------|--------------| | 0 | P64 | | 1 | OSCO | • Bit 2, Bit 1, and Bit 0 ( CAL2, CAL1, CAL 0 ): Calibrator of internal RC mode Bit 3 **Table 13 Calibration Selection for Internal RC Mode** | C2 | C1 | C0 | *Cycle Time (ns) | *Frequency (MHz) | |----|----|----|------------------|------------------| | 1 | 0 | 1 | 200.4 | 4.99 | | 1 | 0 | 0 | 211.9 | 4.72 | | 0 | 0 | 1 | 223.7 | 4.47 | | 0 | 0 | 0 | 236.4 | 4.23 | | 1 | 1 | 1 | 250.0 | 4.00 | | 1 | 1 | 0 | 264.6 | 3.78 | | 0 | 1 | 1 | 279.3 | 3.58 | | 0 | 1 | 0 | 295.0 | 3.39 | - \*: 1. Theoretical values, an instance of the high frequency mode, are shown for reference only, It depend on process. - 2. Similar way of calculation is also applicable for low frequency mode. - 3. Code Option Register (Word 1) | WORD1 | | | | | |-------|------|--|--|--| | Bit1 | Bit0 | | | | | 1 | 0 | | | | | RCM1 | RCM0 | | | | Bit 1, and Bit 0 ( RCM1, RCM0): RC mode selection bits | RCM 1 | RCM 0 | *Frequency(MHz) | |-------|-------|-----------------| | 1 | 1 | 4 | | 0 | 1 | 1 | | 0 | 0 | 455kHz | 4. Customer ID Register (Word 2) | Bit 12~Bit 0 | | |--------------|--| | XXXXXXXXXXXX | | Bit 12~ 0 : Customer's ID code ## 4.9 Power On Considerations Any microcontroller is not guaranteed to start to operate properly before the power supply stays at its steady state. EM78P153E is equipped with Power On Voltage Detector (POVD) with a detecting level of 2.0 V. The extra external reset circuit will work well if Vdd rises quick enough (50 ms or less). In many critical applications however, extra devices are still required to assist in solving power-up problems. # 4.10 Programmable Oscillator Set-Up Time The Option word contains SUT0 and SUT1, which can be used to define the oscillator set up time. Theoretically, the range is from 4.5 ms to 72 ms. For most of crystal or ceramic resonators, the lower the operation frequency is, the longer the Set-up time may be required. Table 12 describes the values of Oscillator Set-Up Time. #### 4.11 External Power On Reset Circuit The circuit shown in Fig 17 implements an external RC to produce the reset pulse. The pulse width (time constant) should be kept long enough for Vdd to reach minimum operation voltage. This circuit is used when the power supply has slow rise time. Because the current leakage from the /RESET pin is about $\pm 5\mu$ A, it is recommended that R should not be great than 40 K. In this way, the voltage in pin /RESET will be held below 0.2V. The diode (D) acts as a short circuit at the moment of power down. The capacitor C, will discharged rapidly and fully. RI, the current-limited resistor, will prevent high current discharge or ESD (electrostatic discharge) from flowing to pin /RESET. Fig. 17 External Power-Up Reset Circuit # 4.12 Residue-Voltage Protection When battery is replaced, device power (Vdd) is taken off but residue-voltage remains. The residue-voltage may trips below Vdd minimum, but not to zero. This condition may cause a poor power on reset. Fig.18 and Fig. 19 show how to build a residue-voltage protection circuit. Fig. 18 Circuit 1 for the Residue Voltage Protection Fig. 19 Circuit 2 for the Residue Voltage Protection ## 4.13 Instruction Set Each instruction in the instruction set is a 13-bit word divided into an OP code and one or more operands. Normally, all instructions are executed within one single instruction cycle (one instruction consists of 2 oscillator periods), unless the program counter is changed by instruction "MOV R2,A", "ADD R2,A", or by instructions of arithmetic or logic operation on R2 (e.g. "SUB R2,A", "BS(C) R2,6", "CLR R2", ....). In this case, the execution takes two instruction cycles. If for some reasons, the specification of the instruction cycle is not suitable for certain applications, try modifying the instruction as follows: (A) Modify one instruction cycle to consist of 4 oscillator periods. (B) Execute within two instruction cycles the "JMP", "CALL", "RET", "RETL", "RETI" commands, or the conditional skip ("JBS", "JBC", "JZ", "JZA", "DJZ", "DJZA") which were tested to be true. The instructions that are written to the program counter, should also take two instruction cycles. The Case (A) is selected by the CODE Option bit, called CLK. One instruction cycle will consist of two oscillator clocks if CLK is low, and four oscillator clocks if CLK is high. The Case (B) is selected by another CODE Option bit, called CYES. Execution of the instructions listed in Case (B) takes one instruction cycle if CYES is low, and takes two instruction cycles if CYES is high. Case (A) and Case (B) are independent options, that is, they can be selected separately. Note that once the 4 oscillator periods within one instruction cycle is selected under Case (A), the internal clock source to TCC will be CLK=Fosc/4 (not Fosc/ 2) as illustrated in Fig. 5. In addition, the instruction set has the following features: - (1) Every bit of any register can be set, cleared, or tested directly. - (2) The I/O register can be regarded as general register. That is, the same instruction can operate on I/O register. The symbol "R" represents a register designator that specifies which one of the registers (including operational registers and general purpose registers) is to be utilized by the instruction. "b" represents a bit field designator that selects the value for the bit which is located in the register "R", and affects the operation. "k" represents an 8 or 10-bit constant or literal value. | INSTRUCTION BINARY | HEX | MNEMONIC | OPERATION | STATUS AFFECTED | |--------------------|------|----------|---------------------------------------------------|----------------------| | 0 0000 0000 0000 | 0000 | NOP | No Operation | None | | 0 0000 0000 0001 | 0001 | DAA | Decimal Adjust A | С | | 0 0000 0000 0010 | 0002 | CONTW | $A \rightarrow CONT$ | None | | 0 0000 0000 0011 | 0003 | SLEP | 0 → WDT, Stop oscillator | T,P | | 0 0000 0000 0100 | 0004 | WDTC | $0 \rightarrow WDT$ | T,P | | 0 0000 0000 rrrr | 000r | IOW R | $A \rightarrow IOCR$ | None <note1></note1> | | 0 0000 0001 0000 | 0010 | ENI | Enable Interrupt | None | | 0 0000 0001 0001 | 0011 | DISI | Disable Interrupt | None | | 0 0000 0001 0010 | 0012 | RET | [Top of Stack] $\rightarrow$ PC | None | | 0 0000 0001 0011 | 0013 | RETI | [Top of Stack] $\rightarrow$ PC, Enable Interrupt | None | | 0 0000 0001 0100 | 0014 | CONTR | $CONT \to A$ | None | | 0 0000 0001 rrrr | 001r | IOR R | $IOCR \rightarrow A$ | None <note1></note1> | | 0 0000 01rr rrrr | 00rr | MOV R,A | $A \rightarrow R$ | None | | 0 0000 1000 0000 | 0800 | CLRA | $0 \rightarrow A$ | Z | | 0 0000 11rr rrrr | 00rr | CLR R | $0 \rightarrow R$ | Z | | 0 0001 00rr rrrr | 01rr | SUB A,R | $R-A \rightarrow A$ | Z,C,DC | | 0 0001 01rr rrrr | 01rr | SUB R,A | $R-A \rightarrow R$ | Z,C,DC | | 0 0001 10rr rrrr | 01rr | DECA R | $R-1 \rightarrow A$ | Z | | 0 0001 11rr rrrr | 01rr | DEC R | $R-1 \rightarrow R$ | Z | | 0 0010 00rr rrrr | 02rr | OR A,R | $A \lor VR \to A$ | Z | | 0 0010 01rr rrrr | 02rr | OR R,A | $A \lor VR \to R$ | Z | |------------------|------|----------|--------------------------------------------------------------------------------------------------------------|----------------------| | 0 0010 10rr rrrr | 02rr | AND A,R | $A \& R \rightarrow A$ | Z | | 0 0010 11rr rrrr | 02rr | AND R,A | $A \& R \rightarrow R$ | Z | | 0 0011 00rr rrrr | 03rr | XOR A,R | $A \oplus R \rightarrow A$ | Z | | 0 0011 01rr rrrr | 03rr | XOR R,A | $A \oplus R \to R$ | Z | | 0 0011 10rr rrrr | 03rr | ADD A,R | $A + R \rightarrow A$ | Z,C,DC | | 0 0011 11rr rrrr | 03rr | ADD R,A | $A + R \rightarrow R$ | Z,C,DC | | 0 0100 00rr rrrr | 04rr | MOV A,R | $R \rightarrow A$ | Z | | 0 0100 01rr rrrr | 04rr | MOV R,R | $R \rightarrow R$ | Z | | 0 0100 10rr rrrr | 04rr | COMA R | $/R \rightarrow A$ | Z | | 0 0100 11rr rrrr | 04rr | COM R | $/R \rightarrow R$ | Z | | 0 0101 00rr rrrr | 05rr | INCA R | $R+1 \rightarrow A$ | Z | | 0 0101 01rr rrrr | 05rr | INC R | $R+1 \rightarrow R$ | Z | | 0 0101 10rr rrrr | 05rr | DJZA R | $R-1 \rightarrow A$ , skip if zero | None | | 0 0101 11rr rrrr | 05rr | DJZ R | $R-1 \rightarrow R$ , skip if zero | None | | 0 0110 00rr rrrr | 06rr | RRCA R | $R(n) \rightarrow A(n-1),$ | С | | U UTTU UUH IIII | 0611 | RRCAR | $R(0) \rightarrow C, C \rightarrow A(7)$ $R(n) \rightarrow R(n-1),$ | C | | 0 0110 01rr rrrr | 06rr | RRC R | $R(n) \rightarrow R(n-1),$ | С | | 0 0110 0111 1111 | 0011 | NNC N | $R(0) \rightarrow C, C \rightarrow R(7)$ | · · | | 0 0110 10rr rrrr | 06rr | RLCA R | $R(n) \rightarrow A(n+1),$ | С | | 0 0110 1011 1111 | 0011 | INLOA IX | $R(7) \rightarrow C, C \rightarrow A(0)$ $R(n) \rightarrow R(n+1),$ | 0 | | 0 0110 11rr rrrr | 06rr | RLC R | | С | | | 33 | | $R(7) \rightarrow C, C \rightarrow R(0)$ $R(0-3) \rightarrow A(4-7),$ | | | 0 0111 00rr rrrr | 07rr | SWAPA R | | None | | | | | $R(4-7) \to A(0-3)$ | | | 0 0111 01rr rrrr | 07rr | SWAP R | R(0-3) ↔ R(4-7) | None | | 0 0111 10rr rrrr | 07rr | JZA R | $R+1 \rightarrow A$ , skip if zero | None | | 0 0111 11rr rrrr | 07rr | JZ R | R+1 → R, skip if zero | None | | 0 100b bbrr rrrr | 0xxx | BC R,b | $0 \rightarrow R(b)$ | None <note2></note2> | | 0 101b bbrr rrrr | 0xxx | BS R,b | $1 \rightarrow R(b)$ | None <note3></note3> | | 0 110b bbrr rrrr | 0xxx | JBC R,b | if R(b)=0, skip | None | | 0 111b bbrr rrrr | 0xxx | JBS R,b | if R(b)=1, skip | None | | 1 00kk kkkk kkkk | 1kkk | CALL k | PC+1 → [SP], | None | | | | | (Page, k) → PC | | | 1 01kk kkkk kkkk | 1kkk | JMP k | $(Page, k) \rightarrow PC$ | None | | 1 1000 kkkk kkkk | 18kk | MOV A,k | $k \rightarrow A$ | None | | 1 1001 kkkk kkkk | 19kk | OR A,k | $A \lor k \to A$ | Z | | 1 1010 kkkk kkkk | 1Akk | AND A,k | $A \& k \rightarrow A$ | Z | | 1 1011 kkkk kkkk | 1Bkk | XOR A,k | $A \oplus k \to A$ | Z | | 1 1100 kkkk kkkk | 1Ckk | RETL k | $\begin{array}{c} \text{k} \rightarrow \text{A,} \\ \text{[Top of Stack]} \rightarrow \text{PC} \end{array}$ | None | | 1 1101 kkkk kkkk | 1Dkk | SUB A,k | $k-A \rightarrow A$ | Z,C,DC | | 1 1110 0000 0001 | 1E01 | INT | $PC+1 \rightarrow [SP], 001H \rightarrow PC$ | None | | 1 1111 kkkk kkkk | 1Fkk | ADD A,k | $k+A \rightarrow A$ | Z,C,DC | <sup>&</sup>lt;Note 1> This instruction is applicable to IOC5~IOC6, IOCB~IOCF only. <sup>&</sup>lt;Note 2> This instruction is not recommended for RF operation. <sup>&</sup>lt;Note 3> This instruction cannot operate under RF. # 4.14 Timing Diagram ## **AC Test Input/Output Waveform** AC Testing : Input is driven at 2.4V for logic "1", and 0.4V for logic "0". Timing measurements are made at 2.0V for logic "1", and 0.8V for logic "0". # RESET Timing (CLK="0") # TCC Input Timing (CLKS="0") # **5. ABSOLUTE MAXIMUNM RATINGS** | Items | Rating | |------------------------|----------------| | Temperature under bias | 0°C to 70°C | | Storage temperature | -65°C to 150°C | | Input voltage | -0.3V to +6.0V | | Output voltage | -0.3V to +6.0V | # 6. ELECTRICAL CHARACTERISTIC # **6.1 DC ELECTRICAL CHARACTERISTIC** ( Ta= $0^{\circ}$ C ~ 70 $^{\circ}$ C, VDD= 5.0V±5%, VSS= 0V ) | Symbol | Parameter | Condition | Min | Тур. | Max | Unit | |------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------|------|-------|------| | | XTAL: VDD to 3V | Two cycle with two clocks | DC | 71 | 8.0 | MHz | | FXT | XTAL: VDD to 5V | Two cycle with two clocks | DC | | 20.0 | MHz | | ERC | ERC: VDD to 5V | R: 5KΩ, C: 39 pF | F±20% | 602 | F±20% | KHz | | IIL | Input Leakage Current for input pins | VIN = VDD, VSS | | | ±1 | μΑ | | VIH1 | Input High Voltage (VDD=5.0V) | Ports 5, 6 | 2.0 | | | V | | VIL1 | Input Low Voltage (VDD=5.0V) | Ports 5, 6 | | | 0.8 | V | | VIHT1 | Input High Threshold Voltage<br>(VDD=5.0V) | /RESET, TCC | 2.0 | | | V | | VILT1 | Input Low Threshold Voltage<br>(VDD=5.0V) | /RESET, TCC | | | 0.8 | V | | VIHX1 | Clock Input High Voltage VDD=5.0V) | OSCI | 2.5 | | | V | | VILX1 | Clock Input Low Voltage(VDD=5.0V) | OSCI | | | 1.0 | V | | VIH2 | Input High Voltage (VDD=3V) | Ports 5, 6 | 1.5 | | | V | | VIL2 | Input Low Voltage (VDD=3V) | Ports 5, 6 | | | 0.4 | V | | VIHT2 | Input High Threshold Voltage<br>(VDD=3V) | /RESET, TCC | 1.5 | | | V | | VILT2 | Input Low Threshold Voltage<br>(VDD=3V) | /RESET, TCC | | | 0.4 | ٧ | | VIHX2 | Clock Input High Voltage (VDD=3V) | OSCI | 1.5 | | | V | | VILX2 | Clock Input Low Voltage (VDD=3V) | OSCI | | | 0.6 | V | | VOH1 | Output High Voltage<br>(Ports 5, 6) | IOH = -12.0 mA | 2.4 | | | V | | VOL1 | Output Low Voltage (P50~P53, P60~P63, P66~P67) | IOL = 12.0 mA | | | 0.4 | V | | VOL2 | Output Low Voltage (P64,P65) | IOL = 16.0 mA | | | 0.4 | V | | IPH | Pull-high current | Pull-high active, input pin at VSS | -50 | -100 | -240 | μΑ | | IPD | Pull-down current | Pull-down active, input pin at VDD | 25 | 50 | 120 | μΑ | | ISB <sub>2</sub> | Power down current | All input and I/O pins at VDD, output pin floating, WDT enabled | | | 4 | μΑ | | ISB <sub>1</sub> | Power down current | All input and I/O pins at VDD, output pin floating, WDT disabled | | | 1 | μΑ | | ICC1 | Operating supply current (VDD=3V) at two cycles/four clocks | /RESET= 'High', Fosc=32KHz (Crystal type,CLK="0"), output pin floating, WDT disabled | 15 | 15 | 30 | μΑ | | ICC2 | Operating supply current (VDD=3V) at two cycles/four clocks | /RESET= 'High', Fosc=32KHz (Crystal type,CLK="0"), output pin floating, WDT enabled | | 19 | 35 | μΑ | | ICC3 | Operating supply current (VDD=5.0V) at two cycles/two clocks | /RESET= 'High', Fosc=2MHz (Crystal type, CLK="0"), output pin floating | | | 2.0 | mA | | ICC4 | Operating supply current<br>(VDD=5.0V) at two cycles/four<br>clocks | /RESET= 'High', Fosc=4MHz (Crystal type, CLK="0"), output pin floating | | | 4.0 | mA | # 6.2 AC Electrical Characteristic # (Ta=0°C ~ 70 °C, VDD=5V $\pm$ 5%, VSS=0V) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------|------------------------|--------------|--------------|-----|-----|------| | Dclk | Input CLK duty cycle | | 45 | 50 | 55 | % | | Tins | Instruction cycle time | Crystal type | 100 | | DC | ns | | 11115 | (CLK="0") | RC type | 500 | | DC | ns | | Ttcc | TCC input period | | (Tins+20)/N* | | | ns | | Tdrh | Device reset hold time | Ta = 25°C | 9 | 18 | 30 | ms | | Trst | /RESET pulse width | Ta = 25°C | 2000 | | | ns | | Twdt | Watchdog timer period | Ta = 25°C | 4.5 | 18 | 72 | ms | | Tset | Input pin setup time | | | 0 | | ms | | Thold | Input pin hold time | | | 20 | | ms | | Tdelay | Output pin delay time | Cload=20pF | | 50 | | ms | <sup>\*</sup> N= selected prescaler ratio. <sup>\*</sup> The duration of watch dog timer is determined by option code (Bit6, Bit5). # **Appendix** # Package Types: | OTP MCU | Package Type | Pin Count | Package Size | |------------|--------------|-----------|--------------| | EM78P153EP | DIP | 14 | 300 mil | | EM78P153EN | SOP | 14 | 150 mil |